# InAIN/GaN HEMTs: A First Insight into Technological Optimization

#### J. Kuzmik, D. Pogany

Institute for Solid-State Electronics, TU Vienna, Floragasse 7, A-1040 Vienna

### Introduction

AlGaN/GaN HEMTs have been studied extensively as ideal candidates for high frequency and high power applications. However, according to theoretical predictions [1], [2],  $\ln_x Al_{(1-x)}N/(\ln)GaN$  HEMT performance may be superior in respect to AlGaN/GaN HEMTs, primarily because of expected higher two-dimensional electron gas (2DEG) density  $n_s$ . That brings high expectations for HEMT drain current ( $I_{DS}$ ) capabilities. There are no data published on optimization of ohmic and/or Schottky barrier contacts on InAIN, nor any analyses of the relation of material (like  $\mu$ ) and contact parameters to InAIN/GaN HEMT performance. In this paper the role of HEMT parameters on device performance is analysed using an analytical model [2]. The model considers 2DEG channel parameters like  $n_s$ ,  $\mu$  and electron saturation velocity  $v_s$ , device geometrydimensions and contact parameters like  $R_c$  and  $\varphi_B$ . It is concluded that the increase of the 2DEG mobility is very critical prerequisite for achieving high performance InAIN/GaN HEMT devices.

## Experimental

InAIN/GaN lattice-matched layers were grown by MOCVD on sapphire substrates. Free carrier concentration and mobility values were determined at room temperature by Hall technique to be 2 x  $10^{13}$  cm<sup>-2</sup> and 260 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>, respectively. HEMT gate length was 1 µm, width 200 µm.

### Results

In Fig. 1 we show output characteristics of the processed InAIN/GaN HEMT. The maximal  $I_{DS}$  was 0.64 A/mm at  $V_{GS}$  = 3 V. The output characteristic show signs of self-heating. This trend is initially visible at  $V_{GS}$  = 0 V, as the output resistance starts to increase (with increasing gate bias), and is underlined by a negative differential output resistance at  $V_{GS}$  = 2 V. At  $V_{GS}$  = 3 V the HEMT dissipated power reaches 7 W/mm with possible temperature of ~ 400 °C [3]. Further channel opening may cause thermal runaway and we terminated the measurement at this power level.

The output and transfer characteristics of the InAIN/GaN HEMT were modeled using the material and geometrical parameter values listed in Table 1. The calculations were performed for increasing  $V_{GS}$  until the HEMT open channel condition is reached, i.e.  $V_{GS} - I_{DS} \times R_S = \varphi_B$ . At this gate bias, the HEMT open channel drain current  $I_{DSO}$  can be considered as the maximal reachable current. As seen on Figs. 2 and 3, good agreement between the experiment and the model is obtained until  $V_{GS} \sim 0$  V. The discrepancy for higher  $V_{GS}$  can be explained by self-heating effects, as the model neglects these phenomena. We measured the maximal  $g_m = 122$  mS/mm. The model indicates

that if the self-heating was reduced (such as for SiC substrates), then we may anticipate  $g_m \sim 165$  mS/mm and  $I_{DSO} \sim 1.35$  A/mm.



Fig. 1: Output characteristics of 1 µm gate-length InAIN/GaN HEMT. After ref. [5].

Next, using an analytical model, we analyzed three alternative ways of enhancing the InAIN/GaN HEMT capabilities: (i) The source contact resistances is improved by decreasing the source-gate distance to 0.5 µm and by decreasing  $R_c$  to 1  $\Omega$ mm, (ii) the gate length is shortened to 200 nm, or (iii) the electron mobility is increased to 1000 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>. Our analytical model does not cover all aspects of complex HEMT performance, nevertheless it can be used as an illustrative tool to describe problems of the state-of-the-art InAIN/GaN HEMTs and suggest future technological improvements. We take  $I_{DSO} \sim 1.35$  A/mm and  $g_m = 165$  mS/mm as reference values for comparisons. Calculated and experimental characteristics are shown in Figs. 2 and 3.

The option (i) brings the enhancement in  $g_m = 315 \text{ mS/mm}$  (up from 165 mS/mm), but no improvement in  $I_{DSO}$ . The gate length shortening, option (ii), brings only small improvement in the  $g_m$ , but clear improvement in  $I_{DSO}$  (2.9 A/mm, up from 1.35 A/mm). The characteristics of 200 nm gate length HEMT (option (ii)) indicate high  $V_{GS}$  (in excess of 13 V) needed for the channel to be opened. This was because of the high  $R_s$ (caused by the low electron mobility in the source-gate region) coupled with the high  $I_{DS}$ . As shown further, the simultaneous and clear improvements of both of investigated DC parameters can be expected only if the electron mobility is increased, option (iii). In this way we may expect  $g_m = 275$  mS/mm and  $I_{DSO} = 2.8$  A/mm. These dramatic improvements can be understood by realizing changes in the character of the electron transport in the HEMT channel if  $\mu$  is improved. The best HEMT results can be expected if  $\mu$  fulfils the condition  $V_{PO} >> 3 L_g \times v_{sat}/\mu$  [4], where  $V_{PO}$  is the HEMT pinch-off voltage. Only then electrons easily reach the velocity saturation in the channel. Electron mobility values of the state-of-the-art InAIN/GaN 2DEG do not fulfill this condition and thus the InAIN/GaN HEMTs' potential capabilities are not fully exploited. We also calculated estimation for the best device with all improvements (i), (ii) and (iii) simultaneously realized (not shown). For that case we get  $g_m = 470$  mS/mm and  $I_{DSO} =$ 3.6 A/mm at  $V_{GS}$  = 4.4 V.



Fig. 2: Experimental and calculated output of InAIN/GaN HEMTs. "Model to experiment" curve is calculated from measured material parameters. Curves (i)-(iii) demonstrate possible enhancement of HEMT characteristics with improvement of (i) series resistance, (ii) gate dimension, and (iii) electron mobility. After ref. [5].



 Fig. 3: Experimental and calculated transfer characteristics of InAIN/GaN HEMTs.
"Model to experiment" curve is calculated from measured material parameters. Curves (i)-(iii) demonstrate possible enhancement of HEMT characteristics with improvement of (i) series resistance, (ii) gate dimension, and (iii) electron mobility. After ref. [5].

|                                                         | M. to | (a) | (b) | (C)  |
|---------------------------------------------------------|-------|-----|-----|------|
|                                                         | E.    |     |     |      |
| InAIN thickness (nm)                                    | 10    |     |     |      |
| InAIN permittivity                                      | 9.8   |     |     |      |
| GaN/InAIN cond. band discontinuity (eV)                 | 0.3   |     |     |      |
| $n_{\rm S} (10^{13}{\rm cm}^{-2})$                      | 2     |     |     |      |
| $\varphi_{BN}(eV)$                                      | 0.63  |     |     |      |
| L <sub>G</sub> (µm)                                     | 1     |     | 0.2 |      |
| S-G and G-D distance (µm)                               | 2.5   | 0.5 |     |      |
| $R_{c}$ ( $\Omega$ mm)                                  | 1.3   | 1   |     |      |
| $\mu$ (cm <sup>2</sup> /Vs)                             | 260   |     |     | 1000 |
| EI. saturation velocity $v_{sat}$ (10 <sup>5</sup> m/s) | 1.2   |     |     |      |

Tab. 1 Structural and material parameters used for HEMT modelling. Model of the processed HEMT (Model of experiment) curve was calculated using parameters of the processed HEMT. Improved technological parameters listed in rows (a)-(c) represent changes used for calculating hypothetical devices.

### Conclusion

The 1  $\mu$ m gate-length InAIN/GaN HEMTs exhibited  $I_{DS}$  = 0.64 A/mm and  $g_m$  = 122 mS/mm. Using an analytical model we demonstrate that the most effective way of improving the state-of-the art InAIN/GaN HEMTs is to enhance the electron mobility in the InAIN/GaN 2DEG channel. Only then the capabilities of InAIN/GaN systems can be fully exploited.

### Acknowledgement

This work was supported by EU IST project TARGET (IST 1-507893-NoE) and performed in collaboration with FORTH in Crete (Greece) and EPFL in Switzerland.

### References

- [1] J. Kuzmík, IEEE Electron Device Lett., Vol. 22, No. 11, pp. 510-512, November 2001.
- [2] J. Kuzmík, Semicond. Sci. Technol. Vol. 17, No. 6, pp. 540-544, June 2002.
- [3] J. Kuzmík, P. Javorka, A. Alam, M. Marso, M. Heuken, and P. Kordoš, IEEE Trans. On Electron Devices, Vol. 49, No. 8, pp. 1496-1498, August 2002.
- [4] M. Shur, "GaAs Devices and Circuits", Plenum Press, New York and London 1987, p. 319.
- [5] Kuzmík, J., Kostopoulos, T., Konstantinidis, G., Carlin, J.-F., Georgakilas, A., and Pogany, D., IEEE Trans. Electron Dev. **53** (2006) 422-426.